# Winstar Display Co., LTD





WEB: <a href="http://www.winstar.com.tw">http://www.winstar.com.tw</a>
E-mail: winstar@winstar.com.tw
Tel:886-4-24262208 Fax: 886-4-24262207



## **SPECIFICATION**

| CUSTOMER :                |              |       |
|---------------------------|--------------|-------|
| MODULE NO.:               | WF43CTI      | FEDO# |
|                           |              |       |
| APPROVED BY:              |              |       |
| ( FOR CUSTOMER USE ONLY ) | PCB VERSION: | DATA: |

| SALES BY | APPROVED BY | CHECKED BY | PREPARED BY |
|----------|-------------|------------|-------------|
|          |             |            |             |
|          |             |            |             |
|          |             |            |             |
|          |             |            |             |
|          |             |            |             |

| VERSION | DATE       | REVISED  | SUMMARY                  |
|---------|------------|----------|--------------------------|
|         |            | PAGE NO. |                          |
| A       | 2012.02.08 | 5        | Add Gray Scale Inversion |
|         |            |          | Direction.               |



MODLE NO:

| REC     | ORDS OF REV | ISION               | DOC. FIRST ISSUE                    |
|---------|-------------|---------------------|-------------------------------------|
| VERSION | DATE        | REVISED<br>PAGE NO. | SUMMARY                             |
| 0       | 2010.12.22  |                     | First issue                         |
| A       | 2012.02.08  |                     | Add Gray Scale Inversion Direction. |
|         |             |                     |                                     |
|         |             |                     |                                     |
|         |             |                     |                                     |
|         |             |                     |                                     |
|         |             |                     |                                     |
|         |             |                     |                                     |
|         |             |                     |                                     |
|         |             |                     |                                     |

# **Contents**

- 1. Module Classification Information
- 2. Block Diagram
- 3. Electrical Characteristics
- 4. Absolute Maximum Ratings
- 5. Interface Pin Function
- 6. DC Characteristics
- 7. AC Characteristics
- 8. Data transfer order Setting
- 9. Register Depiction
- 10. Optical Characteristics
- 11. Contour Drawing
- 12. RELIABILITY TEST

## 1. Module Classification Information

- ① Brand: WINSTAR DISPLAY CORPORATION
- ② Display Type: H→Character Type, G→Graphic Type F→TFT Type
- ③ Display Size: 4.3" TFT
- Model serials no.
- © Backlight Type:  $F \rightarrow CCFL$ , White  $T \rightarrow LED$ , White
- © LCD Polarize
  Type/ Temperature
  range/ Gray Scale
  Inversion Direction

  A→Reflective, N.T, 6:00
  D→Reflective, N.T, 12:00
  G→Reflective, W. T, 6:00
  Type/ Temperature
  range/ Gray Scale
  Inversion Direction

  B→Reflective, W. T, 6:00
  Type/ Temperature
  range/ Gray Scale
  Inversion Direction

  G→Reflective, W. T, 6:00
  Type/ Temperature
  range/ Gray Scale
  Inversion Direction

  G→Reflective, W. T, 6:00
  Type/ Temperature
  range/ Gray Scale
  Inversion Direction

  G→Reflective, W. T, 6:00
  I→Transmissive, W. T, 6:00
  I→Transmissive, W. T, 6:00
  I→Transmissive, W. T, 6:00
  I→Transmissive, W. T, 12:00
  I→Transmissive, W. T, 12:00
- ② A: TFT LCD
  - B: TFT+FR+CONTROL BOARD
  - C: TFT+FR+A/D BOARD
  - D:TFT+FR+A/D BOARD+CONTROL BOARD
  - E: TFT+FR+ Power BOARD
  - F: TFT+ CONTROL BOARD
  - G:TFT+FR
- ® Solution: A: 128160 B:320234 C:320240 D:480234 E:480272
- D: Digital A: Analog
- (10) Version
- (i) Special Code #:Fit in with ROHS directive regulations

# This product is composed of a TFT LCD panel, driver ICs, FPC, Control Board and a backlight unit. The following table described the features of WF43CTIFED0#

| Item                           | Dimension                             | Unit |
|--------------------------------|---------------------------------------|------|
| Dot Matrix                     | 480 x RGBx 272(TFT)                   | dots |
| Module dimension               | 105.5x 67.2 x 6.7 (max)               | mm   |
| View area                      | 95.04x 53.85                          | mm   |
| Dot pitch                      | $0.066(W) \times 0.198(H) \text{ mm}$ | mm   |
| LCD type                       | TFT, Negative, Transmissive           |      |
| View Direction                 | 12 o'clock                            |      |
| Gray Scale Inversion Direction | 6 o'clock                             |      |
| Backlight Type                 | LED,Normally White                    |      |
| Controller IC                  | SSD1963                               |      |

<sup>\*</sup>Expose the IC number blaze (Luminosity over than 1 cd) when using the LCM may cause IC operating failure.

<sup>\*</sup>Color tone slight changed by temperature and driving voltage.

# 2. Block Diagram



# **3.Electrical Characteristics**

|                     |        | Values  |       |         |      |        |
|---------------------|--------|---------|-------|---------|------|--------|
| Item                | Symbol | Min     | TYP   | max     | Unit | Remark |
| Operating voltage   | VDD    | 3.1     | 3.3   | 3.5     | V    |        |
| Input high voltage  | VIH    | 0.8*VDD | -     | VDD     | V    |        |
| Input low voltage   | VIL    | 0       | -     | 0.2*VDD | V    |        |
| Output high voltage | VOH    | VDD-0.3 |       | VDD     | V    |        |
| Output low voltage  | VOL    | 0       | -     | 0.3     | V    |        |
| Current Consumption | IVCI   | -       | 245   | -       | mA   |        |
| Power Consumption   | PLCD   | -       | 808.5 | -       | mW   |        |

## **4.Absolute Maximum Ratings**

| Item                  | Symbol      | Val    | Values |      | Remark         |  |
|-----------------------|-------------|--------|--------|------|----------------|--|
|                       |             | Min    |        | Unit | TTOTALL IX     |  |
| Power Supply Voltages | VDD         | -0.5   | 5.0    | V    |                |  |
| Input signal voltage  | Logic input | -0.5   | 5.0    | V    |                |  |
| Operating Temperature | Тора        | -20    | 70     | ° C  | Note3,4        |  |
| Storage Temperature   | Tst         | -30    | 80     | ° C  | Note3,4        |  |
| LED Reverse Voltage   | Vr          | -      | 1.2    | V    | Each LED Note2 |  |
| LED Forward Current   | IF          | -      | 25     | mA   | Each LED       |  |
| LED life time         |             | 20,000 |        |      | Note5          |  |

Note 1: The absolute maximum rating values of this product are not allowed to be exceeded at any times. A module should be used with any of the absolute maximum ratings exceeded, the characteristics of the module may not be recovered, or in an extreme condition, the module may be permanently destroyed.

Note 2: VR Conditions: Zener Diode 20mA

Note 3: 90% RH Max. (Max wet temp. is 60°C)

Maximum wet-bulb temperature is at 60°C or less. And No condensation (no drops of dew)



Note 4: In case of temperature below  $0^{\circ}$ C, the response time of liquid crystal (LC) becomes slower and the color of panel darker than normal one.

Note 5: The "LED life time" is defined as the module brightness decrease to 50% original brightness that the ambient temperature is  $25^{\circ}$ C and IL =20mA. The LED lifetime could be decreased if operating IL is lager than 20 mA.

# **5.Interface Pin Function**

## 5-1 Pins Connection To Control Board

| P/N | Symbol     | 8 B IT Function                          |
|-----|------------|------------------------------------------|
| 1   | GND        | Ground                                   |
| 2   | VDD        | Power supply for Logic                   |
| 3   | B\L Enable | Backlight control (H: ON L: OFF)         |
| 4   | RS         | Command/Data select                      |
| 5   | WR         | 8080 family MPU interface : Write signal |
| 6   | RD         | 8080 family MPU interface: Read signal   |
| 7   | DB0        | Data bus                                 |
| 8   | DB1        |                                          |
| 9   | DB2        |                                          |
| 10  | DB3        |                                          |
| 11  | DB4        |                                          |
| 12  | DB5        |                                          |
| 13  | DB6        |                                          |
| 14  | DB7        |                                          |
| 15  | CS         | Chip select                              |
| 16  | RES        | Reset                                    |
| 17  | NC         | No connection                            |
| 18  | NC         | No connection                            |
| 19  | DISP ON    | Display on                               |
| 20  | NC         | No connection                            |

# **6. DC CHARATERISTICS**

#### **Conditions:**

Voltage referenced to VSS

VDDD, VDDPLL = 1.2V

VDDIO, VDDLCD = 3.3V

TA = 25°C

#### **DC** Characteristics

| Symbol | Parameter              | <b>Test Condition</b> | Min      | Тур | Max         | Unit |
|--------|------------------------|-----------------------|----------|-----|-------------|------|
| PSTY   | Quiescent Power        |                       |          | 300 | 500         | uW   |
| IIZ    | Input leakage current  |                       | -1       |     | 1           | uA   |
| IOZ    | Output leakage current |                       | -1       |     | 1           | uA   |
| VOH    | Output high voltage    |                       | 0.8VDDIO |     |             | V    |
| VOL    | Output low voltage     |                       |          |     | 0.2VDDIO    | V    |
| VIH    | Input high voltage     |                       | 0.8VDDIO |     | VDDIO + 0.5 | V    |
| VIL    | Input low voltage      |                       |          |     | 0.2VDDIO    | V    |

## 7. AC Characteristics

#### **Conditions:**

Voltage referenced to VSS

VDDD, VDDPLL = 1.2V

VDDIO, VDDLCD = 3.3V

TA = 25°C

CL = 50pF (Bus/CPU Interface)

CL = 0pF (LCD Panel Interface)

#### 7.1 Clock Timing

## Table 7-1: Clock Input Requirements for CLK (PLL-bypass)

| Symbol | Parameter                   | Min    | Max | Units |
|--------|-----------------------------|--------|-----|-------|
| FCLK   | Input Clock Frequency (CLK) |        | 110 | MHz   |
| TCLK   | Input Clock period (CLK)    | 1/fCLK |     | ns    |

#### **Table 7-2:Clock Input Requirements for CLK**

| Symbol | Parameter                   | Min    | Max | Units |
|--------|-----------------------------|--------|-----|-------|
| FCLK   | Input Clock Frequency (CLK) | 2.5    | 50  | MHz   |
| TCLK   | Input Clock period (CLK)    | 1/fCLK |     | ns    |

#### Table 7-3: Clock Input Requirements for crystal oscillator XTAL

| Symbol | Parameter             | Min     | Max | Units |
|--------|-----------------------|---------|-----|-------|
| FXTAL  | Input Clock Frequency | 2.5     | 10  | MHz   |
| TXTAL  | Input Clock period    | 1/fXTAL |     | ns    |

## 7.2 MCU Interface Timing

#### 7.2.1 Parallel 6800-series Interface Timing

Table 7-4: Parallel 6800-series Interface Timing Characteristics (Use CS# as clock)

| Symbol   | Parameter           |                          | Min      | Тур        | Max | Unit |
|----------|---------------------|--------------------------|----------|------------|-----|------|
| fMCLK    | System Clock Freque | ncy*                     | 1        | -          | 110 | MHz  |
| tMCLK    | System Clock Period | *                        | 1/ fMCLK | -          | 1   | ns   |
| tPWCSH   | Control Pulse High  | Write                    | 13       | 1.5* tMCLK |     | ne   |
| tr wesii | Width               | Read                     | 30       | 3.5* tMCLK | -   | ns   |
|          | Control Pulse Low   | Write (next write cycle) | 13       | 1.5* tMCLK |     |      |
| tPWCSL   | Width               | Write (next read cycle)  | 80       | 9* tMCLK   | -   | ns   |
|          |                     | Read                     | 80       | 9* tMCLK   |     |      |
| tAS      | Address Setup Time  |                          | 2        | 1          | 1   | ns   |
| tAH      | Address Hold Time   |                          | 2        | 1          | ı   | ns   |
| tDSW     | Data Setup Time     |                          | 4        | 1          | ı   | ns   |
| tDHW     | Data Hold Time      |                          | 1        | 1          | ı   | ns   |
| tPLW     | Write Low Time      |                          | 14       | -          | -   | ns   |
| tPHW     | Write High Time     |                          | 14       | -          | 1   | ns   |
| tPLWR    | Read Low Time       |                          | 38       | -          | -   | ns   |
| tACC     | Data Access Time    |                          | 32       | -          | -   | ns   |
| tDHR     | Output Hold time    |                          | 1        | -          |     | ns   |
| tR       | Rise Time           |                          | -        | -          | 0.5 | ns   |
| tF       | Fall Time           |                          | _        | -          | 0.5 | ns   |

<sup>\*</sup> System Clock denotes external input clock (PLL-bypass) or internal generated clock (PLL-enabled)

Figure 7-1: Parallel 6800-series Interface Timing Diagram (Use CS# as Clock)



Table 7-5: Parallel 6800-series Interface Timing Characteristics (Use E as clock)

| Symbol | Parameter                   |                                                       | Min            | Тур                                | Max | Unit |
|--------|-----------------------------|-------------------------------------------------------|----------------|------------------------------------|-----|------|
| fMCLK  | System Clock Freque         | ncy*                                                  | 1              | -                                  | 110 | MHz  |
| tMCLK  | System Clock Period         | *                                                     | 1/ fMCLK       | -                                  | -   | ns   |
| tPWCSH | Control Pulse Low<br>Width  | Write (next write cycle) Write (next read cycle) Read | 13<br>80<br>80 | 1.5* tMCLK<br>9* tMCLK<br>9* tMCLK | 1   | ns   |
| tPWCSL | Control Pulse High<br>Width | Write<br>Read                                         | 13<br>30       | 1.5* tMCLK<br>3.5* tMCLK           | 1   | ns   |
| tAS    | Address Setup Time          |                                                       | 2              | -                                  | 1   | ns   |
| tAH    | Address Hold Time           |                                                       | 2              | -                                  | 1   | ns   |
| tDSW   | Data Setup Time             |                                                       | 4              | -                                  | 1   | ns   |
| tDHW   | Data Hold Time              |                                                       | 1              | -                                  | 1   | ns   |
| tPLW   | Write Low Time              |                                                       | 14             | -                                  | 1   | ns   |
| tPHW   | Write High Time             |                                                       | 14             | -                                  | 1   | ns   |
| tPLWR  | Read Low Time               |                                                       | 38             | -                                  | 1   | ns   |
| tACC   | Data Access Time            |                                                       | 32             | -                                  | 1   | ns   |
| tDHR   | Output Hold time            |                                                       | 1              | -                                  | 1   | ns   |
| tR     | Rise Time                   |                                                       | _              | -                                  | 0.5 | ns   |
| tF     | Fall Time                   |                                                       | _              | -                                  | 0.5 | ns   |

<sup>\*</sup> System Clock denotes external input clock (PLL-bypass) or internal generated clock (PLL-enabled)

Figure 7-2: Parallel 6800-series Interface Timing Diagram (Use E as Clock)



## 7.2.2 Parallel 8080-series Interface Timing

Table 7-6: Parallel 8080-series Interface

| Symbol | Parai                                                                          | neter          | Min            | Тур                                | Max | Unit |
|--------|--------------------------------------------------------------------------------|----------------|----------------|------------------------------------|-----|------|
| fMCLK  | System Clock Frequen                                                           | 1              | -              | 110                                | MHz |      |
| tMCLK  | System Clock Period*                                                           | •              | 1/ fMCLK       | -                                  | 1   | ns   |
| tPWCSL | Control Pulse High Write Width Read                                            |                | 13<br>30       | 1.5* tMCLK<br>3.5* tMCLK           | -   | ns   |
| tPWCSH | Control Pulse Low Width  Write (next write cycle) Write (next read cycle) Read |                | 13<br>80<br>80 | 1.5* tMCLK<br>9* tMCLK<br>9* tMCLK | 1   | ns   |
| tAS    | Address Setup Time                                                             | 1              | -              | 1                                  | ns  |      |
| tAH    | Address Hold Time                                                              | 2              | -              | ı                                  | ns  |      |
| tDSW   | Write Data Setup Tim                                                           | 4              | -              | -                                  | ns  |      |
| tDHW   | Write Data Hold Time                                                           | e              | 1              | -                                  | -   | ns   |
| tPWLW  | Write Low Time                                                                 |                | 12             | -                                  | -   | ns   |
| tDHR   | Read Data Hold Time                                                            |                | 1              | -                                  | -   | ns   |
| tACC   | Access Time                                                                    |                | 32             | -                                  | -   | ns   |
| tPWLR  | Read Low Time                                                                  |                | 36             | -                                  | -   | ns   |
| tR     | Rise Time                                                                      | -              | -              | 0.5                                | ns  |      |
| tF     | Fall Time                                                                      | -              | -              | 0.5                                | ns  |      |
| tCS    | Chip select setup time                                                         | 2              | -              | -                                  | ns  |      |
| tCSH   | Chip select hold time                                                          | to read signal | 3              | -                                  | 1   | ns   |

<sup>\*</sup> System Clock denotes external input clock (PLL-bypass) or internal generated clock (PLL-enabled)

Figure 7-3: Parallel 8080-series Interface Timing Diagram (Write Cycle)



Figure 7-4: Parallel 8080-series Interface Timing Diagram (Read Cycle)



# 8. Data transfer order Setting

#### **Pixel Data Format**

Both 6800 and 8080 support 8-bit, 9-bit, 16-bit, 18-bit and 24-bit data bus. Depending on the width of the data bus, the display data are packed into the data bus in different ways.

Table 8-1: Pixel Data Format

| Interface    | Cycle | D[23] | D[22] | D[21] | D[20] | D[19] | D[18] | D[17] | D[16] | D[15] | D[14] | D[13] | D[12] | D[11] | D[10] | D[9] | D[8] | D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] |
|--------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|
| 24 bits      | 1st   | R7    | R6    | R5    | R4    | R3    | R2    | R1    | R0    | G7    | G6    | G5    | G4    | G3    | G2    | G1   | G0   | В7   | B6   | B5   | B4   | В3   | B2   | B1   | В0   |
| 18 bits      | 1st   |       |       |       |       |       |       | R5    | R4    | R3    | R2    | R1    | R0    | G5    | G4    | G3   | G2   | G1   | G0   | В5   | B4   | В3   | B2   | B1   | В0   |
| 16 bits (565 | 1.    |       |       |       |       |       |       |       |       | היי   | D.4   | D2    | D.O.  | D.1   | G.    | C.   | Ga   | Ga   | C1   | G0.  | D.C  | D.4  | D2   | Da   | D.I. |
| format)      | 1st   |       |       |       |       |       |       |       |       | R5    | R4    | R3    | R2    | R1    | G5    | G4   | G3   | G2   | G1   | G0   | B5   | B4   | В3   | B2   | B1   |
|              | 1st   |       |       |       |       |       |       |       |       | R7    | R6    | R5    | R4    | R3    | R2    | R1   | R0   | G7   | G6   | G5   | G4   | G3   | G2   | G1   | G0   |
| 16 bits      | 2nd   |       |       |       |       |       |       |       |       | В7    | B6    | B5    | B4    | В3    | B2    | B1   | В0   | R7   | R6   | R5   | R4   | R3   | R2   | R1   | R0   |
|              | 3rd   |       |       |       |       |       |       |       |       | G7    | G6    | G5    | G4    | G3    | G2    | G1   | G0   | В7   | В6   | В5   | B4   | В3   | B2   | B1   | В0   |
| 12 bits      | 1st   |       |       |       |       |       |       |       |       |       |       |       |       | R7    | R6    | R5   | R4   | R3   | R2   | R1   | R0   | G7   | G6   | G5   | G4   |
| 12 bits      | 2nd   |       |       |       |       | _     |       |       |       |       |       |       |       | G3    | G2    | G1   | G0   | B7   | B6   | B5   | B4   | В3   | B2   | B1   | В0   |
| 9 bits       | 1st   |       |       |       |       |       |       |       |       |       |       |       |       |       |       |      | R5   | R4   | R3   | R2   | R1   | R0   | G5   | G4   | G3   |
| 9 Dits       | 2nd   |       |       |       |       |       |       |       |       |       |       |       |       |       |       |      | G2   | G1   | G0   | В5   | B4   | В3   | B2   | B1   | В0   |
|              | 1st   |       |       |       |       |       |       |       |       |       |       |       |       |       |       |      |      | R7   | R6   | R5   | R4   | R3   | R2   | R1   | R0   |
| 8 bits       | 2nd   |       |       |       |       |       |       |       |       |       |       |       |       |       |       |      |      | G7   | G6   | G5   | G4   | G3   | G2   | G1   | G0   |
|              | 3rd   |       |       |       |       |       |       |       |       |       |       |       |       |       |       |      |      | В7   | В6   | B5   | B4   | В3   | B2   | B1   | В0   |

# **9 Register Depiction**

## Please consult the spec of SSD1963 Version 1.2

## **10. OPTICAL CHARATERISTIC**

| ltem                    | Symbol         | Condition         |          | Values |      | Unit   | Remark           |  |
|-------------------------|----------------|-------------------|----------|--------|------|--------|------------------|--|
| nem                     | Symbol         | Condition         | Min.     | Тур.   | Max. | Unit   | Remark           |  |
|                         | $\theta_{L}$   | Φ=180°(9 o'clock) | 60       | 70     | 9    |        |                  |  |
| Viewing angle           | θ <sub>R</sub> | Φ=0°(3 o'clock)   | 60       | 70     | 88   |        | Note 1           |  |
| (CR≥ 10)                | θτ             | Φ=90°(12 o'clock) | 40       | 50     | -    | degree |                  |  |
|                         | θ <sub>B</sub> | Φ=270°(6 o'clock) | 60       | 70     | 15   |        |                  |  |
| n                       | Ton            |                   | <u> </u> | 10     | 20   | msec   | Note 3           |  |
| Response time           | Toff           |                   | Ŧ.       | - 15   | 30   | msec   | Note 3           |  |
| Contrast ratio          | CR             |                   | 400      | 500    | 8    | 83     | Note 4           |  |
| & 7 × 7 × 7 × 7 × 7 × 7 | W <sub>x</sub> | Nomal<br>θ=Φ=0°   | 0.26     | 0.31   | 0.36 |        | Note 2<br>Note 5 |  |
| Color chromaticity      | Wy             |                   | 0.28     | 0.33   | 0.38 | 89     | Note 6           |  |
| Luminance               | L              |                   | 400      | 500    | 13.  | cd/m²  | Note 6           |  |
| Luminance uniformity    | Yu             |                   | 70       | 75     | 12   | %      | Note 7           |  |

Test Conditions:

V<sub>DD</sub>=3.3V, I<sub>L</sub>=20mA (Backlight current), the ambient temperature is 25℃.

<sup>2.</sup> The test systems refer to Note 2.

#### Note 1: Definition of viewing angle range



Fig. 4-1 Definition of viewing angle

#### Note 2: Definition of optical measurement system.

The optical characteristics should be measured in dark room. After 30 minutes operation, the optical properties are measured at the center point of the LCD screen. (Response time is measured by Photo detector TOPCON BM-7, other items are measured by BM-5A/Field of view: 1° /Height: 500mm.)



Fig. 4-2 Optical measurement system setup

#### Note 3: Definition of Response time

The response time is defined as the LCD optical switching time interval between "White" state and "Black" state. Rise time  $(T_{ON})$  is the time between photo detector output intensity changed from 90% to 10%. And fall time  $(T_{OFF})$  is the time between photo detector output intensity changed from 10% to 90%.



Fig. 4-3 Definition of response time

#### Note 4: Definition of contrast ratio

Contrast ratio (CR) =  $\frac{\text{Luminance measured when LCD on the "White" state}}{\text{Luminance measured when LCD on the "Black" state}}$ 

Note 5: Definition of color chromaticity (CIE1931)

Color coordinates measured at center point of LCD.

Note 6: All input terminals LCD panel must be ground while measuring the center area of the panel. The LED driving condition is I<sub>L</sub>=20mA.

## Note 7: Definition of Luminance Uniformity

Active area is divided into 9 measuring areas (Refer to Fig. 4-4 ). Every measuring point is placed at the center of each measuring area.

Luminance Uniformity (Yu) = 
$$\frac{B_{min}}{B_{max}}$$

L-----Active area length W----- Active area width



Fig. 4-4 Definition of measuring points

 $\mathbf{B}_{max}$ : The measured maximum luminance of all measurement position.  $\mathbf{B}_{min}$ : The measured minimum luminance of all measurement position.

## **11.Contour Drawing**



# 12. RELIABILITY TEST

## WIDE TEMPERATURE RELIABILITY TEST

| N  | ITEM                               | CONDITION                                 |         |  | STANDARD                  | NOTE      |
|----|------------------------------------|-------------------------------------------|---------|--|---------------------------|-----------|
| O. |                                    |                                           |         |  |                           |           |
| 1  | High Temp. Storage                 | 80°C                                      | 240 Hrs |  | Appearance without defect |           |
| 2  | Low Temp. Storage                  | -30°C                                     | 240 Hrs |  | Appearance without defect |           |
| 3  | High Temp. & High<br>Humi. Storage | 60 °C<br>90%RH                            | 240 Hrs |  | Appearance without defect |           |
| 4  | High Temp.<br>Operating Display    | 70°C                                      | 240 Hrs |  | Appearance without defect |           |
| 5  | Low Temp.<br>Operating Display     | -20°C                                     | 240 Hrs |  | Appearance without defect |           |
| 6  | Thermal Shock                      | -20 °C, 30min. → 70°C, 30min.  † (lcycle) |         |  | Appearance without defect | 10 cycles |

## **Inspection Provision**

#### 1.Purpose

The WINSTAR inspection provision provides outgoing inspection provision and its expected quality level based on our outgoing inspection of WINSTAR LCD produces.

#### 2. Applicable Scope

The WINSTAR inspection provision is applicable to the arrangement in regard to outgoing inspection and quality assurance after outgoing.

#### 3. Technical Terms

#### 3-1 WINSTAR Technical Terms



#### 4. Outgoing Inspection

#### 4-1 Inspection Method

MIL-STD-105E Level II Regular inspection

#### 4-2 Inspection Standard

|              |                   | Item                   | AQL(%) | Remarks              |
|--------------|-------------------|------------------------|--------|----------------------|
| Major Defect |                   | Opens                  | 0.4    | Faults which         |
|              | Dots              | Shorts                 |        | substantially lower  |
|              |                   | Erroneous operation    |        | the practicality and |
|              | Solder appearance | Shorts                 |        | the initial purpose  |
|              |                   | Loose                  |        | difficult to achieve |
|              | Cracks            | Display surface cracks |        |                      |
|              |                   |                        |        |                      |

|              | Dimensions        | External from Dimensions                            | 0.4  |                                       |  |  |
|--------------|-------------------|-----------------------------------------------------|------|---------------------------------------|--|--|
| Minor Defect | Inside the glass  | Black spots                                         | 0.65 | Faults which appear to pose almost no |  |  |
|              | Polarizing plate  | Scratches, foreign Matter, air bubbles, and peeling |      | obstacle to the practicality,         |  |  |
|              | Dots              | Pinhole, deformation                                |      | effective use, and operation          |  |  |
|              | Color tone        | Color unevenness                                    |      |                                       |  |  |
|              | Solder appearance | Cold solder<br>Solder projections                   |      |                                       |  |  |

#### 4-3 Inspection Provisions

#### \*Viewing Area Definition

Fig. 1



A : Zone Viewing Area
B : Zone Glass Plate Outline

\*Inspection place to be 500 to 1000 lux illuminance uniformly without glaring. The distance between luminous source(daylight fluorescent lamp and cool white fluorescent lamp) and sample to be 30 cm to 50 cm.

\*Test and measurement are performed under the following conditions, unless otherwise specified.

Temperature  $20 \pm 15^{\circ}$ C Humidity  $65 \pm 20\%$  R.H.

Pressure 860~1060hPa(mmbar)

In case of doubtful judgment, it is performed under the following conditions.

Temperature  $20 \pm 2^{\circ}$ C Humidity  $65 \pm 5\%$  R.H.

Pressure 860~1060hPa(mmbar)

#### 5. Specification for quality check

#### 5-1-1 Electrical characteristics:

| NO. | Item               | Criterion              |
|-----|--------------------|------------------------|
| 1   | Non operational    | Fail                   |
| 2   | Miss operating     | Fail                   |
| 3   | Contrast irregular | Fail                   |
| 4   | Response time      | Within Specified value |

#### 5-1-2 Components soldering:

Should be no defective soldering such as shorting, loose terminal cold solder, peeling of printed circuit board pattern, improper mounting position, etc.

#### 5-2 Inspection Standard for TFT panel

5-2-1 The environmental condition of inspection:

The environmental condition and visual inspection shall be conducted as below.

(1) Ambient temperature : 25±5°C

(2) Humidity: 25~75% RH

- (3) External appearance inspection shall be conducted by using a single 20W fluorescent lamp or equivalent illumination.
- (4) Visual inspection on the operation condition for cosmetic shall be conducted at the distance 30cm or more between the LCD panels and eyes of inspector. The viewing angle shall be 90 degreeto the front surface of display panel.

(5) Ambient Illumination: 300~500 Lux for external appearance inspection.

(6) Ambient Illumination: 100~200 Lux for light on inspection.

#### 5-2-2 Inspection Criteria

- (1) Definition of dot defect induced from the panel inside
- a) The definition of dot: The size of a defective dot over 1/2 of whole dot is regarded as one defective dot
- b) Bright dot: Dots appear bright and unchanged in size in which LCD panel is displaying under black pattern.
- c) Dark dot: Dots appear dark and unchanged in size in which LCD panel is displaying under pure red, green, blue pattern.
- d)  $2 ext{ dot adjacent} = 1 ext{ pair} = 2 ext{ dots}$

Picture:



## (2) Display Inspection

| NO. |                                 | Item                                                                                                |                                                                                                                      | Acceptable Count |  |  |  |  |
|-----|---------------------------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------------|--|--|--|--|
|     |                                 | Bright Dot                                                                                          | Random                                                                                                               | $N \leq 2$       |  |  |  |  |
|     |                                 | Diigiii Doi                                                                                         | 2 dots adjacent                                                                                                      | $N \leq 0$       |  |  |  |  |
|     | Dot defect                      | Dark Dot                                                                                            | Random                                                                                                               | $N \leq 3$       |  |  |  |  |
| 1   |                                 | Dark Dot                                                                                            | 2 dots adjacent                                                                                                      | $N \leq 1$       |  |  |  |  |
| 1   |                                 | Total bright an                                                                                     | nd dark dot                                                                                                          | $N \leq 4$       |  |  |  |  |
|     | Functional fa                   | ilure (V-line/ H                                                                                    | -line/Cross line etc.)                                                                                               | Not allowable    |  |  |  |  |
|     | Mura                            | It's OK if mura is slight visible through 6% ND filter. (Judged by limit sample if it is necessary) |                                                                                                                      |                  |  |  |  |  |
| 2   | Newton<br>ring (touch<br>panel) |                                                                                                     | Orbicular of interference fringes is not allowed in the optimum contrast within the active area under viewing angle. |                  |  |  |  |  |

## (3) Appearance inspection

| NO. | Item                                 | Standards                                                                                                                                                                                                                                             |
|-----|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | Panel Crack                          | Not allow. It is shown in Fig.1.                                                                                                                                                                                                                      |
| 2   | Broken CF Non -lead<br>Side of TFT   | The broken in the area of $W > 2mm$ is ignored, L is ignored. It is shown in Fig.2.                                                                                                                                                                   |
| 3   | Broken Lead Side of TFT              | FPC lead, electrical line or alignment mark can't be damaged. It is shown in Fig.3.                                                                                                                                                                   |
| 4   | Broken Corner of TFT at Lead Side    | FPC lead. electrical line or alignment mark can't be damaged. It is shown in Fig.4.                                                                                                                                                                   |
| 5   | Burr of TFT / CF Edge                | The distance of burr from the edge of TFT / CF, W $\leq$ 0.3mm. It is shown in Fig.5.                                                                                                                                                                 |
| 6   | Foreign Black /<br>White/Bright Spot | $(1)$ $0.15 < D \le 0.5$ mm, $N \le 4$ ; $(2)$ $D \le 0.15$ mm, Ignore. It is shown in Fig.6.                                                                                                                                                         |
| 7   | Foreign Black /<br>White/Bright Line | $ \begin{array}{lll} \hbox{(1) } 0.05 < W \leq & 0.1 \text{ mm, } 0.3 < L \leq 2 \text{ mm, } N \leq & 4. \\ \hline \hbox{(2) } W & \leq & 0.05 \text{mm and } L \leq & 0.3 \text{mm Ignore.} \\ \hline \hbox{It is shown in Fig.7.} \\ \end{array} $ |
| 8   | Color irregular                      | Not remarkable color irregular.                                                                                                                                                                                                                       |





Fig 2.



Fig 3.



Fig 4.



Fig 5.



Fig 6.



Fig 7.



Notes

- 1.W:Widh
- 2.Lengh
- 3.D:Average Diameter
- 4.N:Count
- 5.All the anhle of the broken must be larger than  $90 \sim$ .It is shown in Fig.8.(R> $90 \sim$ )

Fig8.



#### NOTICE:

- SAFETY
- 1. If the LCD panel breaks, be careful not to get the liquid crystal to touch your skin.
- 2. If the liquid crystal touches your skin or clothes, please wash it off immediately by using soap and water.

#### HANDLING

- 1. Avoid static electricity which can damage the CMOS LSI.
- 2. Do not remove the panel or frame from the module.
- 3. The polarizing plate of the display is very fragile. So, please handle it very carefully.
- 4. Do not wipe the polarizing plate with a dry cloth, as it may easily scratch the surface of plate.
- 5. Do not use ketonics solvent & Aromatic solvent. Use a soft cloth soaked with a cleaning naphtha solvent.

#### STORAGE

- 1. Store the panel or module in a dark place where the temperature is 25±5°C and the humidity is below 65% RH.
- 2. Do not place the module near organics solvents or corrosive gases.
- 3. Do not crush, shake, or jolt the module.

#### TERMS OF WARRANT

1. Acceptance inspection period

The period is within one month after the arrival of contracted commodity at the buyer's factory site.

2. Applicable warrant period

The period is within twelve months since the date of shipping out under normal using and storage conditions.